# SR Flip Flop to JK Flip Flop

Subhradip Chakraborty (Rajiv Gandhi Institute of Petroleum Technology)

Abstract – In this paper we are presenting the conversion of SR Flip Flop to JK Flip Flop using SKY130. Flip Flops are widely used in electronic circuit as they have frequency division property. Flip Flops are widely used in counters, registers and in any data transfer block. The design we are going to use for this conversion is the SR Flip Flop will be made of analog block and the gates which provide input to the SR Flip Flop will be made of digital block.

Keywords - SR Flip Flop, JK Flip Flop, Verilog, CMOS

### I. REFERENCE CIRCUIT INTRODUCTION

We can see that the the actual input of the SR Flip Flop are S and R, the external inputs of the SR Flip Flops are J and K. We will see a total of 8 combinations as input out of which some values are don't care in S and R. We are able to draw this circuit by simplifying the K-Map. The K-Map is derived from the the truth table of JK Flip Flop and excitation table of SR Flip Flop.

#### II. REFERENCE CIRCUIT DESIGN

In Fig.1 we see the implementation of the SR Flip Flop using CMOS. This part of our circuit will be the analog circuitry block. The circuit designed is a sky130 circuit as shown in [2].

The digital block implementation using Verilog Hardware Description Language will be the used to design the AND gate which feeds input to the the S and R input of the CMOS based SR Flip Flop.



Fig. 1. Circuit Diagram

## III. REFERENCE CIRCUIT WAVEFORM

The waveform generated by ngspice is shown in Fig.2. From the cir.out file there is actually 5 different plots that were generated. We combine the 5 plots into one to produce this waveform where we can see the implementation of the JK Flip Flop.



Fig. 2. Implemented Waveform

## IV. REFERENCES

- [1] Website: https://www.circuitstoday.com/flip-flop-conversion
- [2] Prabhu Deva Kumar, Seelam Vasavi Sai and Venkat, Pagadala and Nayini, Lokesh, Implementation and Designing of Low Power SR Flip-Flop Using 45NM CMOS Technology (August 30, 2017). http://dx.doi.org/10.2139/ssrn.3029181